#### Practical:2

**Aim:** Realization of Half & Full Adder using logic gates.

### Theory:

Adders are digital circuits that carry out addition of numbers. Adders are a key component of arithmetic logic unit. Adders can be constructed for most of the numerical representations like Binary Coded Decimal (BCD), Excess - 3, Gray code, Gray

Binary addition is similar to that of decimal addition. Some basic binary additions are shown below.

| 1           | 1         | 0         | 0         |
|-------------|-----------|-----------|-----------|
| <u>+1</u>   | <u>+0</u> | <u>+1</u> | <u>+0</u> |
| (carry) 1 0 | 1         | 1         | 0         |

Figure 1. Schematic representation of half adder

#### 1)Half Adder

Half adder is a combinational circuit that performs simple addition of two binary numbers. If we assume A and B as the two bits whose addition is to be performed, the block diagram and a truth table for half adder with A, B as inputs and Sum, Carry as outputs can be tabulated as follows.



| Truth Table |   |        |       |  |  |  |
|-------------|---|--------|-------|--|--|--|
| Input       |   | Output |       |  |  |  |
| A           | В | Sum    | Carry |  |  |  |
| 0           | 0 | 0      | 0     |  |  |  |
| 0           | 1 | 1      | 0     |  |  |  |
| 1           | 0 | 1      | 0     |  |  |  |
| 1           | 1 | 0      | 1     |  |  |  |

Figure 2. Block diagram and truth table of half adder

If A and B are binary inputs to the half adder, then the logic function to calculate sum S is Ex – OR of A and B and logic function to calculate carry C is AND of A and B. Combining these two, the logical circuit to implement the combinational circuit of half adder is shown below.



Figure 3. Half Adder Logic Diagram

## 1.1)Half Adder using NAND gates

Five NAND gates are required in order to design a half adder. The circuit to realize half adder using NAND gates is shown below.





Figure 4. Realization of half adder using NAND gates

# 1.2) Half Adder using NOR gates

Five NOR gates are required in order to design a half adder. The circuit to realize half adder using NOR gates is shown below.



Figure 5. Realization of half adder using NOR Gates

## 2)Full Adder

Full adder is a digital circuit used to calculate the sum of three binary bits. Full adders are complex and difficult to implement when compared to half adders. Two of the three bits are same as before which are A, the augend bit and B, the addend bit. The additional third bit is carry bit from the previous stage and is called 'Carry' – in generally represented by CIN. It calculates the sum of three bits along with the carry. The output carry is called Carry – out and is represented by Carry OUT.

The block diagram of a full adder with A, B and CIN as inputs and S, Carry OUT as outputs is shown below.



|   | Input | t   | Output |       |
|---|-------|-----|--------|-------|
| Α | В     | Cin | Sum    | Carry |
| 0 | 0     | 0   | 0      | 0     |
| 0 | 0     | 1   | 1      | 0     |
| 0 | 1     | 0   | 1      | 0     |
| 0 | 1     | 1   | 0      | 1     |
| 1 | 0     | 0   | 1      | 0     |
| 1 | 0     | 1   | 0      | 1     |
| 1 | 1     | 0   | 0      | 1     |
| 1 | 1     | 1   | 1      | 1     |

Figure 6. Full Adder Block Diagram and Truth Table



Figure 7. Full Adder Logic Diagram

## 2.1)Full Adder using NAND gates

As mentioned earlier, a NAND gate is one of the universal gates and can be used to implement any logic design. The circuit of full adder using only NAND gates is shown below.



Figure 8. Full Adder using NAND gates

# 2.2) Full Adder using NOR gates

As mentioned earlier, a NOR gate is one of the universal gates and can be used to implement any logic design. The circuit of full adder using only NOR gates is shown below.



Figure 13. Full Adder using NOR gates

Conclusion: Hence we have demonstrated Half & Full Adder using logic gates.